### **Accepted Manuscript**

Harris corner detection on a NUMA manycore

Olfa Haggui, Claude Tadonki, Lionel Lacassagne, Fatma Sayadi, Bouraoui Ouni

PII: S0167-739X(17)32188-X

DOI: https://doi.org/10.1016/j.future.2018.01.048

Reference: FUTURE 3955

To appear in: Future Generation Computer Systems

Received date: 27 September 2017 Revised date: 15 January 2018 Accepted date: 23 January 2018

Please cite this article as: O. Haggui, C. Tadonki, L. Lacassagne, F. Sayadi, B. Ouni, Harris corner detection on a NUMA manycore, *Future Generation Computer Systems* (2018), https://doi.org/10.1016/j.future.2018.01.048

This is a PDF file of an unedited manuscript that has been accepted for publication. As a service to our customers we are providing this early version of the manuscript. The manuscript will undergo copyediting, typesetting, and review of the resulting proof before it is published in its final form. Please note that during the production process errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal pertain.



#### ACCEPTED MANUSCRIPT

## Harris Corner Detection on a NUMA Manycore<sup>☆</sup>

Olfa Haggui<sup>a,1</sup>, Claude Tadonki<sup>b,\*</sup>, Lionel Lacassagne<sup>c</sup>, Fatma Sayadi<sup>d</sup>, Bouraoui Ouni<sup>d</sup>

<sup>a</sup>Sousse National School of Engineering
Networked Objects Control Communication Systems Lab (NOCCS) - TUNISIA

<sup>b</sup> Mines ParisTech - PSL Research University
Centre de Recherche en Informatique (CRI) - FRANCE

<sup>c</sup> Sorbonne University, CNRS
Laboratoire d'Informatique de Paris 6 (LIP6) - FRANCE

<sup>d</sup> Electronics and Microelectronics Laboratory
Faculty of Sciences, University of Monastir (FSM) - TUNISIA

#### Abstract

Corner detection is a key kernel for many image processing procedures including pattern recognition and motion detection. The latter, for instance, mainly relies on the corner points for which spatial analyses are performed, typically on (probably live) videos or temporal flows of images. Thus, highly efficient corner detection is essential to meet the real-time requirement of associated applications. In this paper, we consider the corner detection algorithm proposed by Harris, whose the main work-flow is a composition of basic operators represented by their approximations using  $3\times 3$  matrices. The corresponding data access patterns follow a stencil model, which is known to require careful memory organization and management. Cache misses and other additional hindering factors with NUMA architectures need to be skillfully addressed in order to reach an efficient scalable implementation. In addition, with an increasingly wide vector registers, an efficient SIMD version should be designed and explicitly implemented. In this paper, we study a direct and explicit implementation of common and novel optimization strategies, and provide a NUMA-aware parallelization. Experimental results on a dual-socket INTEL Broadwell-E/EP show a noticeably good scalability performance.

Keywords: corner detection, Harris algorithm, multicore, multithread, SIMD, GFLOPS, NUMA, scalability.

#### 1. Introduction

The common characteristic of image processing algorithms is the heavy use of convolution kernels. Indeed, the typical scheme is an iterative application of a stencil calculation at the pixel level. This yields non-local and unaligned memory accesses, thus making it hard to achieve a real-time performance implementation.

Harris corner (and edge) detection [12, 26] is an important kernel in image processing, especially for motion detection and object recognition/detection/tracking [45, 33]. Roughly speaking, the procedure is a serial combination of  $3 \times 3$  filters (derivatives and gaussians), surrounded by basic arithmetic and selection operations. This leads to a stencil computation which exposes two correlated challenges concerning memory accesses and redundant computation. Since this kernel is likely to be called intensively on image processing applications, which includes the embedded context, fastest (at least real-time) implementations are crucial, hopefully on various hardware targets.

A thorough implementation study is provided by Lacassagne et al. in [17], where some of the basic ideas considered in this paper are mentioned, especially arithmetic operations optimization using the separability property of the filters, computation reduction, memory accesses optimization

<sup>&</sup>lt;sup>☆</sup>Work supported by the Carnot M.I.N.E.S project PACA

<sup>\*</sup>Principal corresponding author

Email addresses: olfa.haggui@gmail.com (Olfa Haggui), claude.tadonki@mines-paristech.fr (Claude Tadonki), lionel.lacassagne@lip6.fr (Lionel Lacassagne), sayadi-fatma@yahoo.fr (Fatma Sayadi), bouraoui.ouni-bouraoui@yahoo.fr (Bouraoui Ouni)

<sup>&</sup>lt;sup>1</sup>Work done during the visit of Olfa Haggui at the Centre de Recherche en Informatique (CRI) - FRANCE.

# دريافت فورى ب متن كامل مقاله

# ISIArticles مرجع مقالات تخصصی ایران

- ✔ امكان دانلود نسخه تمام متن مقالات انگليسي
  - ✓ امكان دانلود نسخه ترجمه شده مقالات
    - ✓ پذیرش سفارش ترجمه تخصصی
- ✓ امکان جستجو در آرشیو جامعی از صدها موضوع و هزاران مقاله
  - ✓ امكان دانلود رايگان ۲ صفحه اول هر مقاله
  - ✔ امکان پرداخت اینترنتی با کلیه کارت های عضو شتاب
    - ✓ دانلود فوری مقاله پس از پرداخت آنلاین
- ✓ پشتیبانی کامل خرید با بهره مندی از سیستم هوشمند رهگیری سفارشات